

# Protocolos de comunicación en sistemas embebidos

Quad-SPI (QSPI)

Autor: Ing. Marcelo Daniel Pistarelli

#### Introducción

#### ¿Para qué se utiliza la interfaz QSPI?

- Se utiliza para la conexión de memorias externas al microcontrolador
- Permite una tasa de transferencia de datos superior a las memorias SPI tradicionales manteniendo un bajo footprint en relación a las memorias de acceso paralelo
- Puede ser usada para el almacenamiento de datos y ejecución de código

#### Hardware

- Microcontrolador: ST STM32F412RG 1MB Flash 256KB RAM
- Chip WiFi: Broadcom BCM43362
- Memoria Flash QSPI 2MB MX25V1635F





### Memoria Flash QSPI 2MB MX25V1635F

#### 8-PIN SOP (150mil/200mil)



|                                   | SYMBOL   | DESCRIPTION                                                                                            |
|-----------------------------------|----------|--------------------------------------------------------------------------------------------------------|
| 3                                 | CS#      | Chip Select                                                                                            |
|                                   | SI/SIO0  | Serial Data Input (for 1 x I/O)/ Serial<br>Data Input & Output (for 4xI/O read<br>mode)                |
|                                   | SO/SIO1  | Serial Data Output (for 1 x I/O)/ Serial<br>Data Input & Output (for 4xI/O read<br>mode)               |
|                                   | SCLK     | Clock Input                                                                                            |
|                                   | WP#/SIO2 | Write Protection Active Low or Serial<br>Data Input & Output (for 4xI/O read<br>mode)                  |
| HOLD#/SIO3 deselecting the device |          | To pause the device without deselecting the device or Serial Data Input & Output (for 4xI/O read mode) |
|                                   | VCC      | Power Supply                                                                                           |
|                                   | GND      | Ground                                                                                                 |

### Características generales

- Se escriben en la memoria bloques (páginas) de hasta 256 bytes.
- La unidad mínima de borrado es un bloque de 4096 bytes.
- Durante el proceso de borrado de un sector se escriben "unos".
- Durante el proceso de escritura de una página se escriben sólo "ceros".
- La escritura demora un tiempo superior al de la transferencia de datos. Por lo cual antes de volver a escribir hay que verificar la finalización de la escritura anterior.
- ► El tiempo de borrado es proporcional a la cantidad de bloques borrados. Se debe verificar finalización de borrado.

### Características - tiempos

| tBP    | Byte-Program                                           |  | 30    | 100 | us |
|--------|--------------------------------------------------------|--|-------|-----|----|
| IDF    | Byte-Program (Applied Vhv at WP# pin)                  |  | 30    | 100 | us |
| tPP    | Page Program Cycle Time                                |  | 0.8   | 4   | ms |
| LFF.   | Page Program Cycle Time (Applied Vhv at WP# pin)       |  | 0.56  | 3.6 | ms |
| tSE    | Sector Erase Cycle Time                                |  | 38    | 240 | ms |
| ISE    | Sector Erase Cycle Time (Applied Vhv at WP# pin)       |  | 34    | 210 | ms |
| tBE32K | Block Erase (32KB) Cycle Time                          |  | 0.225 | 1.5 | S  |
| IDESZK | Block Erase (32KB) Cycle Time (Applied Vhv at WP# pin) |  | 0.2   | 1   | S  |
| tBE    | Block Erase (64KB) Cycle Time                          |  | 0.45  | 3   | S  |
| IDE    | Block Erase (64KB) Cycle Time (Applied Vhv at WP# pin) |  | 0.4   | 2.1 | S  |
| tCE    | Chip Erase Cycle Time                                  |  | 12    | 38  | S  |
| ICE    | Chip Erase Cycle Time (Applied Vhv at WP# pin)         |  | 11    | 34  | S  |

### Comandos de lectura

| I/O               | 1                                          | 1                                          | 2                                                        | 2                                                            | 4                                       | 4                                                            |
|-------------------|--------------------------------------------|--------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------|
| Command<br>(byte) | READ<br>(normal read)                      | FAST READ<br>(fast read data)              | 12 X I/O read   (11 / 20 re                              |                                                              | 4READ<br>(4 x I/O read)                 | QREAD<br>(1I/4O read)                                        |
| 1st byte          | 03 (hex)                                   | 0B (hex)                                   | BB (hex)                                                 | 3B (hex)                                                     | EB (hex)                                | 6B (hex)                                                     |
| 2nd byte          | ADD1                                       | ADD1                                       | ADD1                                                     | ADD1                                                         | ADD1                                    | ADD1                                                         |
| 3rd byte          | ADD2                                       | ADD2                                       | ADD2                                                     | ADD2                                                         | ADD2                                    | ADD2                                                         |
| 4th byte          | ADD3                                       | ADD3                                       | ADD3                                                     | ADD3                                                         | ADD3                                    | ADD3                                                         |
| 5th byte          |                                            | Dummy                                      | Dummy                                                    | Dummy                                                        | Dummy                                   | Dummy                                                        |
| Action            | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out by 2 x I/O<br>until CS# goes<br>high | n bytes read<br>out by Dual<br>Output until<br>CS# goes high | Quad I/O read<br>with 6 dummy<br>cycles | n bytes read<br>out by Quad<br>output until<br>CS# goes high |

### Comandos de escritura

| I/O               | 1                            | 4                                             | 1                            | 1                                      | 1                              | 1                   | 1                     |
|-------------------|------------------------------|-----------------------------------------------|------------------------------|----------------------------------------|--------------------------------|---------------------|-----------------------|
| Command<br>(byte) | PP<br>(page program)         | 4PP<br>(quad page<br>program)                 | SE<br>(sector erase)         | BE 32K<br>(block erase<br>32KB)        | BE<br>(block erase<br>64KB)    | CE<br>(chip erase)  | RDSFDP<br>(Read SFDP) |
| 1st byte          | 02 (hex)                     | 38 (hex)                                      | 20 (hex)                     | 52 (hex)                               | D8 (hex)                       | 60 or C7 (hex)      | 5A (hex)              |
| 2nd byte          | ADD1                         | ADD1                                          | ADD1                         | ADD1                                   | ADD1                           |                     | ADD1                  |
| 3rd byte          | ADD2                         | ADD2                                          | ADD2                         | ADD2                                   | ADD2                           |                     | ADD2                  |
| 4th byte          | ADD3                         | ADD3                                          | ADD3                         | ADD3                                   | ADD3                           |                     | ADD3                  |
| 5th byte          |                              |                                               |                              |                                        |                                |                     | Dummy                 |
| Action            | to program the selected page | quad input to<br>program the<br>selected page | to erase the selected sector | to erase the<br>selected 32KB<br>block | to erase the<br>selected block | to erase whole chip | Read SFDP<br>mode     |

### Comandos de lectura/escritura de registros

| Command<br>(byte) | WREN<br>(write enable)                      | WRDI<br>(write disable)                       | RDSR<br>(read status<br>register)                   | RDCR (read configuration register)                            | WRSR<br>(write status<br>register)                                 | PGM/ERS Suspend (Suspends Program/Erase)                              |
|-------------------|---------------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------|
| 1st byte          | 06 (hex)                                    | 04 (hex)                                      | 05 (hex)                                            | 15 (hex)                                                      | 01 (hex)                                                           | 75 or B0 (hex)                                                        |
| 2nd byte          |                                             |                                               |                                                     |                                                               | Values                                                             |                                                                       |
| 3rd byte          |                                             |                                               |                                                     |                                                               | Values                                                             |                                                                       |
| 4th byte          |                                             |                                               |                                                     |                                                               |                                                                    |                                                                       |
| 5th byte          |                                             |                                               |                                                     |                                                               |                                                                    |                                                                       |
| Action            | sets the (WEL)<br>write enable latch<br>bit | resets the (WEL)<br>write enable latch<br>bit | to read out the<br>values of the<br>status register | to read out the<br>values of the<br>configuration<br>register | to write new<br>values of the<br>configuration/<br>status register | program/erase<br>operation is<br>interrupted<br>by suspend<br>command |

### Operación de escritura



### Operación de lectura



### Periférico QSPI de ST



#### Bugs en STM32F412xE/xG (en.DM00183231.pdf)

### In some specific cases, DMA2 data corruption occurs when managing AHB and APB2 peripherals in a concurrent way

#### Description

When the DMA2 is managing concurrent requests of AHB and APB2 peripherals, the transfer on the AHB could be performed several times.

Impacted peripheral are:

- Quad-SPI: indirect mode read and write transfers
- FSMC: read and write operation with external device having FIFO
- GPIO: DMA2 transfers to GPIO registers (in memory-to-peripheral transfer mode). The transfers from GPIOs register are not impacted.

The data corruption is due to multiple DMA2 accesses over AHB peripheral port impacting peripherals embedding a FIFO.

For transfer to the internal SRAM through the DMA2 AHB peripheral port the accesses could be performed several times but without data corruptions in cases of concurrent requests.

#### Workaround

- The DMA2 AHB memory port must be used when reading/writing from/to Quad-SPI and FSMC instead of DMA2 AHB default peripheral port.
- The DMA2 AHB memory port must be used when writing to GPIOs instead of DMA2 AHB default peripheral port.

#### Bugs en STM32F412xE/xG (en.DM00183231.pdf)

#### QuadSPI limitations

#### First nibble of data is not written after dummy phase

#### Description:

- The first nibble of data to be written to an external flash is lost if:
- QUADSPI is used in indirect write mode, and
- at least one dummy cycle is used

#### Workaround

Do not use dummy cycles for creating latency between address phase and data phase, in indirect write mode. Instead, use alternate bytes to substitute the dummy cycles.

## ¿Preguntas?